# **Real-Time Control Systems Synthesis**

Viorica SUDACEVSCHI<sup>1</sup>, Victor ABABII<sup>1</sup>, Ihor MAYKIV<sup>2</sup>, Anatoliy SACHENKO<sup>2</sup>, Volodymyr KOCHAN<sup>2</sup>, Oleksiy ROSHCHUPKIN<sup>2</sup>

<sup>1</sup>Technical University of Moldova, <sup>2</sup>Research Institute for Intelligent Computer Systems, Ternopil National Economic University, Glushkov Institute of Cybernetics, National Academy of Science, Ukraine svm700@mail.ru, ababii@mail.utm.md, imaykiv@yahoo.com, as@tneu.edu.ua, vk@tneu.edu.ua, o.roshchupkin@chnu.edu.ua

*Abstract* — This paper presents a synthesis method of real-time control systems based on direct mapping of Petri net model into FPGA circuit. Synchronous timed Petri nets have been developed to specify and model the control system. Switching to hardware description of the system is achieved through Hard Timed Petri nets (HTPN). Direct correspondence between the elements of the original specification and circuit components ensures that the behavioral properties and time constraints, under which activate the control system, will be respected.

Index Terms — Timed Petri nets, Timed Hard Petri nets, real-time control system, FPGA.

## I. INTRODUCTION

The advantages of reconfigurable devices, including FPGAs, make them very popular during the last years. FPGAs and reconfigurable computing accelerate a lot of applications [2, 3, 6, 10]. One of the most perspective directions is the use of FPGA circuits for control systems design. The interest in this approach is based on the ability to run in parallel several control strategies and the possibility of real-time reconfiguration of the control system at the hardware-level.

One of the problems in the design of real-time control systems is the proper synchronization of all processes. Certain operations are running at predetermined time limits and processing involves time constraints. To ensure an efficient messages and data exchange is necessary to generate status and synchronization signals in strict accordance with time. In these cases, time is the basic value and time constraints require a very high accuracy that can be achieved only by using parallel or concurrent data processing techniques [1].

Implementation of parallel data processing algorithms [5] requires the verification for correctness of operation and eventual conflicts, which may lead to serious errors. For this purpose modern methods and techniques based on timed Petri nets models [4, 7] can be used.

Classical methods of real-time control systems design based on logic synthesis presents a number of disadvantages, namely high computational complexity, system specification only at low abstraction levels, resulting circuit structure does not match to the behavioral model structure. Direct mapping techniques excludes these disadvantages, which is particularly important for real-time systems in which the operations are executed according to time constraints.

In the paper is proposed a synthesis method of real-time control systems based on direct mapping of Petri net model into the hardware architecture. For this an extension of Petri nets - Timed Synchronous Petri nets (TSPN) was developed. A model for direct implementation into FPGA circuit was proposed, namely Hard Timed Petri nets (HTPN). Direct correspondence between the elements of the original specification and circuit components ensure that time constraints will be respected.

# II. TIMED SYNCHRONOUS PETRI NETS (TSPN)

A Timed Synchronous Petri net (TSPN) is a 7-tuple  $(P, T, A, M_0, M_{max}, C, \theta)$ 

 $P = \{ p_1, p_2, \dots, p_N \}$  is a finite and non-empty set of places;

 $T = \{t_1, t_2, \dots, t_L\}$  is a finite and non-empty set of transitions;

 $A \subseteq (P \times T) \cup (T \times P)$  is a set of arcs.

The set of arcs consists of three subsets:  $A = A^N \cup A^I \cup A^T$ ,  $A^N \cap A^I \cap A^T = \{\emptyset\}$ ,  $A^N$  - normal arcs,  $A^I$  - inhibition arcs,  $A^T$  - test arcs;

 $M_0 = \{M_0^{P_1}, M_0^{P_2}, \dots, M_0^{P_N}\}$  is the initial marking, defined as an initial number of tokens in each place;

 $M_{max} = \{ M_{max}^{P_1}, M_{max}^{P_2}, \dots, M_{max}^{P_N} \}$  is the maximal marking, defined as a maximal number of tokens in each place;

C is the synchronization variable that enable the transitions firing [8];

$$\boldsymbol{\theta} = \left\{ \boldsymbol{\tau}_j, \forall \boldsymbol{j} = \overline{1, \boldsymbol{L}} \right\}$$

 $\mathbf{v} = [\mathbf{v}_j, \mathbf{v}_j = 1, \mathbf{z}_j]$  is the set of time values that specify the delays of transitions firing.

Subset  $A^N$  defines the normal arcs, through which tokens are removed from each input place and are added to each output place. Subsets  $A^I$  and  $A^T$  are necessary in behavioral analyze but do not remove or add tokens.

The weight of each arc is equal to one. Sets P and T are disjoint  $P \cap T = \{\emptyset\}$  and satisfy the condition:  $P \cup T \neq \{\emptyset\}$ 

A transition  $t_j$  is enabled by the current marking  $M_k$ ,

noted  $M_k[t_j >$ , if and only if the relation is true:

$$V(t_j, M_k) = V_{A^N}(t_j, M_k) \cdot V_{A^I}(t_j, M_k) \cdot V_{A^T}(t_j, M_k) \cdot C \cdot \Delta$$
  
where:  
$$V_{A^I}(t_j, M_k) = \prod (M^{p_i} > 1)$$

 $V_{A^{N}}(t_{j}, M_{k}) = \prod_{\forall p_{i} \in {}^{*}t_{j}} (M_{k}^{p_{i}} \ge 1)$ - is the enabling condition in case of presence of at least one token in all input places, connected with  $t_{j}$  through normal arcs  $(M_{k}^{p_{i}} - \text{current marking in place } p_{i}, {}^{*}t_{j} - \text{input places for}$ transition  $t_{j}$ . For  $A^{N} = \emptyset$  is considered  $V_{A^{N}}(t_{j}, M_{k}) = 1$ ;  $V_{A^{I}}(t_{j}, M_{k}) = \prod_{\forall p_{i} \in {}^{*}t_{j}} (M_{k}^{p_{i}} = 0)$ - is the enabling condition

in case of absence of tokens in all input places, connected to  $t_j$  through inhibition arcs. For  $A^I = \emptyset$  is considered  $V_{A^I}(t_j, M_k) = 1$ :

$$V_{A^{T}}(t_{j}, M_{k}) = \prod_{\forall p_{i} \in {}^{*}t_{j}} (M_{k}^{p_{i}} \ge 1)$$

 $\nabla p_i \in t_j$  - is the enabling condition in case of presence of at least one token in all input places, connected to  $t_j$  through test arcs. For  $A^T = \emptyset$  is considered  $V_{A^T}(t_j, M_k) = 1$ ;

The firing of enabled transitions  $T(M_k)$  will produce a new marking  $M_{k+1}$ , according to the following rule:

$$\forall p_i \in {}^*T(M_k) [M_{k+1} = M_k - 1], i = \overline{1, N}$$
  
$$\forall p_i \in T^*(M_k) [M_{k+1} = M_k + 1], i = \overline{1, N}$$
 (1)

Where:  ${}^{*}T(M_{k})$  is the set of all input places for transitions from  $T(M_{k})$ ;  $T^{*}(M_{k})$  is the set of all output places for transitions from  $T(M_{k})$ ;  $M_{k+1}$  and  $M_{k}$  are the number of tokens in place P after and before the transitions firing from  $T(M_{k})$  [9].

Petri nets allow the expression of parallel or concurrent activities in terms of transitions. Two enabled transitions in a Petri net model are concurrent if they are in causal independent relationship (they are not in conflict with each other) and therefore can fire in parallel. The level of concurrent activity in a Petri net depends on the number of

enabled transition for any reachable marking  $M_k$ . Since in TSPN is possible a simultaneous firing of all enabled transitions, the level of concurrent activity will be determined by the number of fired transitions.

## III. HARD TIMED PETRI NETS (HTPN)

A Hard Timed Petri net (HTPN) is a 13-tuple:  $RPH = \langle T, P, A^+, A^-, A^S, A^T, A^I, P^{In}, P^{Out}, M_0, M_{max}, C, D \rangle$ , where:

 $T = \{t_1, t_2, ..., t_L\}, T \neq \emptyset$  - is a set of processing elements that correspond to transition nodes;

 $P = \{p_1, p_2, ..., p_N\}, P \neq \emptyset$  - is a set of processing elements that correspond to place nodes;

 $A^+$  - is a set of increment connections of the number of tokens in position processing element  $P_i$ :

 $A^-$ - is a set of decrement connections of the number of tokens in position processing element  $P_i$ ;

 $A^{s}$  - is a set of state connections that determine the enable firing condition of the transition  $t_{j}$  related to the marking in the input place  $P_{i}$ ;

 $A^{T}$  - is a set of test connections, which has the same function as the set of state connections, but the transition firing does not change the marking in the input place;

 $A^{I}$  - is a set of inhibitor connections, which provides an

enabling function, when the place  $p_i$  stores no tokens. Inhibitor connection has the ability to test whether a place is empty. The firing does not change the marking in the input place;

 $\boldsymbol{P}^{In} = \left\{ \boldsymbol{P}_i^{In}, \ \boldsymbol{i} = \overline{1, N^{In}} \right\}, \ \boldsymbol{P}^{In} \in \boldsymbol{P} \text{ - is a set of places}$ that specify the input signals to the digital system;

that specify the input signals to the digital system;  $P^{Out} = \left\{ P_i^{Out}, \ i = \overline{1, N^{Out}} \right\}, P^{Out} \in P$  - is a set of places that specify the output signals from the digital system; P = P = P = P = P

 $M_0 = \{ M_0^{P_1}, M_0^{P_2}, \dots, M_0^{P_N} \}$  - is the initial marking, defined as the initial number of tokens in each place;

$$M_{max} = \{ M_{max}^{P_1}, M_{max}^{P_2}, \dots, M_{max}^{P_N} \} - \text{ is the maximal}$$

marking, defined by the maximal number of tokens in each place;

C - is the synchronization variable.

**D** - is a set of processing elements, called "Delay", which specify delays between transitions enabling and firing according to time values  $\boldsymbol{\theta}$ .

The modeling and design of control systems are based on HTPN models. To make possible the direct mapping of these models into hardware circuit were developed the following processing elements: Position<sup>(P)</sup>, Transition (T)<sub>and Delay</sub>(D)<sub>[9]</sub>.

# IV. MODELING AND IMPLEMENTATION OF A CONTROL SYSTEM

The sequence of operations for modeling and implementation of a control system based on HTPN models is presented in Figure 1. The diagram includes three basic components: VPNP Tool - software tool for modeling and validation of Timed Petri net models, HDL Compiler software tool for converting a Petri net model from XML to HDL format, Quartus II Design Tool – software tool for HDL compilation, functional simulation of the control system and FPGA configuration [11].

#### Control system synthesis.

**Step 1.** Petri net model is drawn as a set of graphical symbols of objects P, T, A and the connectivity between them using a object design entry environment of VPNP Tool (Petri Net Model Entry). The introduced Petri net model is stored in *XML* format with extension \*. *pn2* (Petri Net Model Library). In order to verify the behavioral correctness of the Petri net model, modeling and functional verification methods are applied. The resulted information is presented in *XML* format in *File.pn2* (XML Petri Net Model) that is used in next step.

**Step 2.** HDL Compiler analyzes *XML* file that contains Petri net model and extracts information necessary for HDL compilation. The extracted parameters (Parameterized Petri Net Model) is saved in *File.txt*. For HDL synthesis of a non-timed subnet functional objects *P.INC* and *T.INC* are used, for HDL synthesis of a timed subnet - *TD.INC* and *PD.INC*, respectively. The resulted HDL Petri net model is contained in *File.TDF* (HDL Petri Net Model).



Fig. 1. Modeling and implementation of a control system.

**Step 3.** HDL Petri net model contained in *File.TDF* is imported into Quartus II Design Tool. After compilation time diagrams and statistics information are generated. The resulted *File.BIN* is used to configure the FPGA circuit.

### V. CONTROL SYSTEM STRUCTURE

The block diagram of a control system implemented using HTPN is presented in Figure 2. The block diagram includes: RTC (Real Time Clock) 1.0MHz - time controller for generation of synchronization signals. In order to optimize the control system complexity, RTC generator frequency is selected as the lowest divider for all delays in the control system; DPC (Data Processing Clock) 100MHz - clock generator for data processing synchronization with 100.00 MHz frequency (can be replaced by maximum operating frequency of FPGA circuit); FPGA HTPN -FPGA circuit for Hard Timed Petri net implementation; X(t) Pin – control system input logic signals that determine the state of the controlled process; Y(t) Pout control signals; HPN TC - Hard Petri net to generate time values  $\boldsymbol{\theta}$  associated with transitions; *HPN PC* – Hard Petri X(t) processing and Y(t) generation; net for  $\boldsymbol{\theta} = \left\{ \boldsymbol{\tau}_{j}, \forall j = \overline{1, L} \right\}$ - the set of time values specifying transitions firing delays.

The mathematical model of a control system is: C = [X(t), Y(t), HTPN]

$$X(t) = \left\{ x_i(t), \forall i = \overline{1, N} \right\}$$
 is a set of input

signals;  $Y(t) = \left\{ y_i(t), \forall i = \overline{1, M} \right\}$  - is a set of control logic signals;

logic

*HTPN* - Hard Timed Petri net that is implemented into FPGA circuit.



Fig. 2. Control system block diagram.

## VI. REAL-TIME MODEL OF A PROCESS

Let's consider a real-time process (RTP) in which for execution of each operation a timeframe is assigned. RTP consists of a set of concurrent or parallel operations OP,

$$\boldsymbol{RTP} = \bigcup_{i=1}^{N} \left( \boldsymbol{OP}(\boldsymbol{\tau}_{i}) \right)$$
(2)

The structure of the real-time process is presented in Figure 3, where Initial data - input data to the digital system or raw materials required for the production process, Final result - the result of the data processing or the final product obtained after technological/production process completion, X(t) - the logic state of operations  $OP_i, \forall i = \overline{1, N}$  and Y(t) - control signals for operations fulfillment.



Fig. 3. Real-time process structure.

This structure can be applied to the design of concurrent data processing systems and the design of technological/ production processes.

The logical behavior of a real-time process can be described by the following model (3):

$$RTP = \begin{cases} OP_1 : IF(x_1), init(y_1), \\ Delay(\tau_1), set / reset(y_1); \\ \cdots \\ OP_i : IF(x_i), Delay(\tau_i), set / reset(y_2) \\ Delay(\tau_{i+1}), reset / set(y_i); \\ \cdots \\ OP_N : IF(x_N), Delay(\tau_m), set / reset(y_N). \end{cases}$$
(3)

where:  $IF(x_i), \forall i = \overline{1, N}$  - the condition for timeframe  $\tau_j$  calculation:

 $\begin{array}{l} Delay(\boldsymbol{\tau}_{j}) & \text{-delays of the enabled transition firing;} \\ set / reset \left( y_{i} \right) & \text{-set or reset of the control signal after} \\ a \text{ timeframe } \boldsymbol{\tau}_{j} \text{. In case of complex processes one control} \\ \text{signal } \boldsymbol{y}_{i} & \text{can have more then one timeframe} \\ \left\{ \boldsymbol{\tau}_{j}, \boldsymbol{\tau}_{j+1}, \ldots \right\} \\ \text{ that synchronize control signal transition} \\ \text{from one state to another.} \end{array}$ 

## VII. EXAMPLE OF A CONTROL SYSTEM SYNTHESIS

Let's have a RTP that contains four parallel operations, described by the following model:

$$RTP = \begin{cases} OP_1 : IF(x_1 = 1), y_1 = 0, Delay(1ms), \\ y_1 = 1, Delay(1ms), y_1 = 0; \\ OP_2 : IF(x_2 = 1), y_2 = 1, \\ Delay(2ms), y_2 = 0; \\ OP_3 : IF(x_3 = 1), y_3 = 1, \\ Delay(3ms), y_3 = 0; \\ OP_4 : IF(x_4 = 1), Delay(2ms), \\ y_4 = 1, Delay(1ms), y_4 = 0, \\ Delay(1ms), y_4 = 1, \\ Delay(2ms), y_4 = 0. \end{cases}$$
(4)

Model (4) has the following time diagram (Figure 4):



Control signals for operations  $OP_{1,}OP_{2,}OP_{3}$  have only one timeframe; control signal for operation  $OP_{4}$  has two timeframes. This fact proves the ability of HTPN to generate complex control signal with programmed length.

The HTPN for control system of the process defined by model (4) is presented in Figure 5.

HTPN consists of two subnets: HPN TC – for generation of timeframes  $\theta = \{1, 1, 2, 3, 2, 1, 1, 2\} ms$  and HPN PC – for control signals  $Y = \{y_1, y_2, y_3, y_4\}$  generation according to input signals  $X = \{x_1, x_2, x_3, x_4\}$ . The specification of the HTPN components:  $x_1, \dots, x_4$ . input variables to the control system;  $y_1, \dots, y_4$  - control variables; *RTC* - synchronization signal for timeframes  $\theta = \{1, 1, 2, 3, 2, 1, 1, 2\} ms$ 

 $U = \{1, 1, 2, 3, 2, 1, 1, 2\}$  generation (a common 1ms divider can be defined for timeframes, it will determines the 1.0KHz generator frequency); t1, t2, t3, t4, t14, t16, t18, t20 - transitions for  $Delay(\tau_i)$ 

synchronization of timeframes generation;  $Detay(t_i)$  places for clock pulses counting necessary for timeframes generation; D1, ..., D7 - intermediate places for control signals generation;

*t*5,*t*6,*t*7,*t*8,*t*9,*t*10,*t*11,*t*12,*t*13,*t*17,*t*19,*t*21

transitions for control signals generation.



Fig. 5. HTPN for model (4).

## VIII. CONCLUSION

In this paper an approach for real-time control systems synthesis based on Petri nets models has been presented. For behavioral specification and modeling of a control system, Timed Synchronous Petri nets (TSPN) has been developed. TSPN is used to analyze functional properties of the designed control system and time constraints. Hard Timed Petri nets (HTPN) was proposed to perform the conversion of the model to logic circuit. HTPN consists of functional elements and logical connections between them. The direct implementation of the HTPN model into FPGA circuit ensures that the behavioral properties and time constraints, under which activate the control system, will be respected. In order to validate the proposed method an example of control system synthesis has been presented.

#### ACKNOWLEDGMENTS

The researchers conducted in this paper are part: of the 11.817.08.55A project "Advanced methods and technologies for design and development of reconfigurable computing applications", and of the 14.820.18.02.03/U Moldova - Ukraine bilateral project "Distributed sensors network with reconfigurable computing nodes".

#### REFERENCES

- [1] Baer J.L. Microprocessor Architecture, From simple pipelines to chip multiprocessors, Cambridge University Press, ISBN-13978-0-521-76992-1, 2010.
- [2] Bondalapti K. and Prasanna V. Reconfigurable computing systems. Proceedings of the IEEE, Vol. 90, No. 7, July, 2002.
- [3] Buell D., El-Ghazawi T., Gaj K. and Kindratenko, V. High-Performance reconfigurable computing. IEEE Computer Society, March, 2007.
- [4] Cassez F. and Roux O.H. Structural translation from time Petri nets to timed automata. Journal of Systems and Software, 79(10):1456–1468, 2006.
- [5] Cristea V. Algoritmi de prelucrare paralela. Matrix Rom, Bucuresti, 2002.
- [6] El-Ghazawi T., El-Araby E., Miaoqing Huang, Gaj K., Kindratenko V. and Buell D. The promise of highperformance reconfigurable computing. IEEE computer society, February, 2008, pp. 69 -76.
- [7] Lime D. and Roux O.H. Model checking of time Petri nets using the state class timed automaton. Journal of Discrete Events Dynamic Systems - Theory and Applications (DEDS),16(2):179–205, 2006.
- [8] Peterson J.L. Petri Net Theory and the Modeling of Systems, Prentice- Hall, 1981.
- [9] Sudacevschi V. Teză de doctor în tehnică "Sinteza structurilor de procesare concurentă a datelor" UTM, Chişinău, 2009, 165 p.
- [10] Todman T.J., Constantinides G.A., Wilton S.J.E, Luk W. and Cheung P.Y.K. Reconfigurable computing: architectures and design methods. IEEE Proceedings of Computer Digital Technologies, Vol. 152, No. 2, March, 2005.
- [11]\*\*\* <u>http://www.altera.com</u>/, accessed 10.09.2014.